DocumentCode :
2890787
Title :
Acquiring real-time heating of cells in standard cell designs
Author :
Timár, András ; Rencz, Márta
Author_Institution :
Budapest University of Technology and Economics, Department of Electron Devices, Hungary 111
fYear :
2012
fDate :
10-13 April 2012
Firstpage :
1
Lastpage :
5
Abstract :
In today´s digital electronic integrated circuits device heating is one of the most critical issues. Overheating can cause failures in functionality and device malfunction. In certain circumstances overheating of ICs can cause physical destruction of the device itself. This paper introduces a solution to determine cell and gate heating curves across the standard cell ICs surface. The presented methodology and toolset is tightly integrated into standardized logic simulator engines thus providing digital circuit designers a low-level, cell-resolution temperature distribution map during logic simulations. Actual temperatures of each con- sisting cell of the design can be monitored throughout the whole logic simulation. By being able to monitor temperatures of digital cells during initial simulations, it allows us to detect hot-spots and overheating caused malfunctions far before manufacture. By using the spatial location and temperature magnitude of hot-spots acquired from the presented methodology, place and route (P&R) tools can be driven to change cell placement and routing in order to avoid heating caused failures. Additionally, cooling solutions can be developed using the simulated temperature maps of the ICs surface.
Keywords :
hot-spot detection; logi-thermal simulation; temperature distribution;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Workshop (LATW), 2012 13th Latin American
Conference_Location :
Quito, Ecuador
Print_ISBN :
978-1-4673-2355-0
Type :
conf
DOI :
10.1109/LATW.2012.6261249
Filename :
6261249
Link To Document :
بازگشت