Title :
PSL assertion checkers synthesis with ASM based HLS tool ABELITE
Author :
Jenihhin, Maksim ; Baranov, Samary ; Raik, Jaan ; Tihhomirov, Valentin
Author_Institution :
Department of Computer Engineering, Tallinn University of Technology, ESTONIA
Abstract :
This paper presents a new approach for synthesizing hardware checkers from temporal assertions described in Property Specification Language (PSL). The approach utilizes Algorithmic State Machines (ASMs) based High Level Synthesis (HLS) tool ABELITE. It targets creation of functionally and temporally correct checkers that provide comprehensive assertion checking debug information during emulation. The paper contributions include a new methodology for PSL assertions translation to ASM representations and a new approach for the HLS tool ABELITE application for correct by construction assertion generation. Experimental results demonstrate feasibility and effectiveness of the proposed approach.
Keywords :
Algorithmic State Machines (ASMs); High-Level Synthesis (HLS); Property Specification Language (PSL); assertion checkers; debug; emulation;
Conference_Titel :
Test Workshop (LATW), 2012 13th Latin American
Conference_Location :
Quito, Ecuador
Print_ISBN :
978-1-4673-2355-0
DOI :
10.1109/LATW.2012.6261251