DocumentCode :
2890956
Title :
SET susceptibility estimation of clock tree networks from layout extraction
Author :
Chipana, Raul ; Kastensmidt, Fernanda Lima ; Tonfat, Jorge ; Reis, Ricardo
Author_Institution :
Instituto de Informática, PPGC, PGMICRO, UFRGS, Porto Alegre, Brazil
fYear :
2012
fDate :
10-13 April 2012
Firstpage :
1
Lastpage :
6
Abstract :
Clock networks are composed of buffers and flip-flops that are susceptible to Single Event Transient (SET) faults. Therefore, it is important to evaluate in terms of SET vulnerability when designing radiation-hardened circuits. For that, we developed an automatic method of extraction of clock network parameters from any ASIC design layout to allow a more precise SET propagation analysis by electrical simulations. We analyzed the clock tree network from SRAM arbiter layout using the proposed methodology and we found that the most vulnerable nodes in the clock tree are the output of the smaller buffers and nodes with lowest fan-out.
Keywords :
Clock Network; Radiation effects; SET; extraction of clock tree;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Workshop (LATW), 2012 13th Latin American
Conference_Location :
Quito, Ecuador
Print_ISBN :
978-1-4673-2355-0
Type :
conf
DOI :
10.1109/LATW.2012.6261256
Filename :
6261256
Link To Document :
بازگشت