Title :
Noise margin, critical charge and power-delay tradeoffs for SRAM design
Author :
Rajendran, Aravind ; Shiyanovskii, Yuriy ; Wolff, Frank ; Papachristou, Chris
Author_Institution :
Case Western Reserve Univ., Cleveland, OH, USA
Abstract :
Aggressive technology scaling has resulted in stability reduction for classic SRAM designs. This is especially problematic for large integrated circuits. The stability of SRAM cells can be affected by noise during a read operation and by radiation during the standby mode. In this paper, we present an approach to address the gradual stability reduction in SRAM designs. We present an SRAM design tradeoffs approach to improve the characteristics of SRAM by modulating the transistor sizing ratio, β. We test our approach on various SRAM designs in 32nm technology. We optimize the SRAM designs with β for various constraints in power consumption, performance, radiation tolerance and data stability. We discuss different design trends produced by the extensive approach analysis.
Keywords :
SRAM chips; SRAM cells; SRAM design; power consumption; power-delay tradeoffs; size 32 nm; Delay effects; Noise; Power demand; Random access memory; Stability analysis; Testing; Transistors;
Conference_Titel :
On-Line Testing Symposium (IOLTS), 2011 IEEE 17th International
Conference_Location :
Athens
Print_ISBN :
978-1-4577-1053-7
DOI :
10.1109/IOLTS.2011.5993828