DocumentCode :
2890997
Title :
Multiple-bit-upset and single-bit-upset resilient 8T SRAM bitcell layout with divided wordline structure
Author :
Yoshimoto, S. ; Amashita, T. ; Kozuwa, D. ; Takata, T. ; Yoshimura, M. ; Matsunaga, Y. ; Yasuura, H. ; Kawaguchi, H. ; Yoshimoto, M.
Author_Institution :
Kobe Univ., Kobe, Japan
fYear :
2011
fDate :
13-15 July 2011
Firstpage :
151
Lastpage :
156
Abstract :
This paper presents a new 8T (8-transistor) SRAM cell layout mitigating multiple-bit upset (MBU) in a divided wordline structure. Because bitlines along unselected columns are not activated, the divided wordline structure eliminates a half-select problem and achieves low-power operation, which is often preferred for low-power / low-voltage applications. However, the conventional 8T SRAM with the divided wordline structure engenders MBUs because all bits in the same word are physically adjoining. Consequently, error correction coding (ECC) techniques are difficult to apply. This paper presents a new 8T cell layout pattern that separates internal latches in SRAM cells using both an n-well and a p-substrate. We investigated an SEU cross section of nMOS that is 3.5-4.5 times higher than that of pMOS. Using an iRoC TFIT simulator, we confirmed that the proposed 8T cell has better neutron-induced MBU tolerance. The MBU in the proposed 8T SRAM is improved by 90.70% and the MBU soft error rate (SER) is decreased to 3.46 FIT at 0.9 V when ECC is implemented. Additionally, we conducted Synopsys 3-D TCAD simulation, which indicates that the LET threshold (LETth) in single-event upset (SEU) is also improved by 66.47% in the proposed 8T SRAM by a common-mode effect.
Keywords :
SRAM chips; error correction codes; integrated circuit layout; ECC techniques; LET threshold; MBU soft error rate; Synopsys 3D TCAD simulation; cell layout pattern; common-mode effect; divided wordline structure; error correction coding; half-select problem; iRoC TFIT simulator; multiple-bit-upset resilience; n-well substrate; nMOS; neutron-induced MBU tolerance; p-substrate; pMOS; single-bit-upset resilient SRAM bitcell layout; single-event upset; voltage 0.9 V; Arrays; Error correction codes; Latches; Layout; MOS devices; Random access memory; Solid modeling; SRAM; alpha particle; error correction coding (ECC); multiple-bit upset (MBU); neutron particle; single-event upset (SEU); soft error;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium (IOLTS), 2011 IEEE 17th International
Conference_Location :
Athens
Print_ISBN :
978-1-4577-1053-7
Type :
conf
DOI :
10.1109/IOLTS.2011.5993829
Filename :
5993829
Link To Document :
بازگشت