DocumentCode :
2891173
Title :
Area and Throughput Aware Comparator Networks Optimization for Parallel Data Processing on FPGA
Author :
Layer, Christophe ; Schaupp, Daniel ; Pfleiderer, Hans-Jörg
Author_Institution :
Inst. of Microelectron., Ulm Univ.
fYear :
2007
fDate :
27-30 May 2007
Firstpage :
405
Lastpage :
408
Abstract :
As hardware synthesis tries to go behavioral, system designers tend to neglect low level optimizations, e.g., retiming or resources reuse. However, complex architectures such as highly parallel sorter cores cannot be directly packed into standard devices by the electronic design automation (EDA) tools and often needs fundamental rethinking. Therefore this paper resumes a cost study of the hardware realization of a recurrent parameterizable N-sorter based on Batcher´s bitonic algorithm and shows how to recombine different network sizes by preserving data throughput. With the time complexity of the original bitonic sorter, the recurrent architecture yields a lower area complexity by reducing the communication within the network and minimizes the cost in terms of hardware resources. Furthermore, the validity domain of internal architectural parameter combinations demonstrate the existence of an optimal area-throughput trade-off for very large scale integration (VLSI) models based on field programmable gate array (FPGA) synthesis, as well as a full scalability of the highly parallel sorting scheme
Keywords :
VLSI; computational complexity; electronic design automation; field programmable gate arrays; optimisation; parallel processing; Batcher bitonic algorithm; FPGA synthesis; VLSI; aware comparator networks optimization; electronic design automation tools; field programmable gate array; hardware synthesis; parallel data processing; time complexity; very large scale integration; Costs; Data processing; Design optimization; Electronic design automation and methodology; Field programmable gate arrays; Hardware; Network synthesis; Resumes; Throughput; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
Type :
conf
DOI :
10.1109/ISCAS.2007.378475
Filename :
4252657
Link To Document :
بازگشت