Title :
Multi-level logic minimization based on minimal support and its application to the minimization of look-up table type FPGAs
Author :
Fujita, M. ; Matsunaga, Y.
Author_Institution :
Fujitsu Laboratories Ltd., Kawasaki, Japan
Abstract :
The authors present a method for multilevel logic minimization which is particularly suitable for the minimization of look-up table type FPGAs (field programmable gate arrays). Given a set of nodes to be minimized, one first calculates sets of supports which are necessary to construct the functions for the given nodes by applying functional reduction. The functional reduction process guarantees that one can get the minimal support for each node. One then makes a covering table for the set of nodes to be minimized so that one can get the minimal supports to cover all the functions for the given set of nodes to be minimized. The authors present a preliminary implementation and its results for ISCAS combinational benchmark circuits combined with MIS2.1 standard script and a Boolean resubstitution minimizer, and show the effectiveness of the presented method.<>
Keywords :
Boolean functions; combinatorial circuits; logic CAD; logic arrays; logic testing; table lookup; Boolean resubstitution minimizer; ISCAS combinational benchmark circuits; MIS2.1 standard script; field programmable gate arrays; functional reduction; minimal support; minimization of look-up table type FPGAs; multilevel logic minimisation; Artificial intelligence; Circuit synthesis; Cost function; Field programmable gate arrays; Laboratories; Logic arrays; Logic functions; Minimization methods; Programmable logic arrays; Table lookup;
Conference_Titel :
Computer-Aided Design, 1991. ICCAD-91. Digest of Technical Papers., 1991 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-2157-5
DOI :
10.1109/ICCAD.1991.185332