DocumentCode :
2892056
Title :
The nature of defect size distributions in semiconductor processes
Author :
Parks, H.G. ; Burke, E.A.
Author_Institution :
Gen. Electr. Co., Schenectady, NY, USA
fYear :
1989
fDate :
22-24 May 1989
Firstpage :
131
Lastpage :
135
Abstract :
The combination of a small static random access memory (SRAM) and a test element group (TEG) has been shown to be an effective yield monitor for VLSI. Defects at all process levels are easily isolated, detected, and characterized through bit mapping and visual inspection. This not only provides an effective means for defect control at all process levels but also provides a unique opportunity to study the defect size distribution as a function of process and level. Defect size distributions have been measured for various process levels using a 1.25-μm CMOS SRAM/TEG yield monitor. These data have been analyzed with nonlinear regression techniques and show that the best-fit model for the defect distribution is bimodal and not a simple inverse power law, as is usually thought. The nature of the bimodal distribution has been examined on a level-by-level basis as well as on a sublevel basis in terms of specific process operation. Evaluated in this manner, the resulting defect distribution is clearly shown to be highly dependent on the facility, process, and processing equipment. Near best-fit models with simple inverse power laws show smaller power law defect distributions than are generally presented in the literature. The implications of these results with regard to yield modeling for product and technology projections are discussed
Keywords :
VLSI; failure analysis; inspection; integrated circuit technology; quality control; statistical analysis; 1.25 micron; CMOS; IC fabrication; SRAM; VLSI; bimodal best fit model; bimodal distribution; bit mapping; defect size distributions; nonlinear regression techniques; random access memory; semiconductor processes; test element group; visual inspection; yield modeling; yield monitor; Inspection; Monitoring; Process control; Random access memory; SRAM chips; Semiconductor process modeling; Size control; Size measurement; Testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Manufacturing Science Symposium, 1989. ISMSS 1989., IEEE/SEMI International
Conference_Location :
Burlingame, CA
Type :
conf
DOI :
10.1109/ISMSS.1989.77261
Filename :
77261
Link To Document :
بازگشت