Title :
PXIe Based High-Speed Transmission System Design and Implementation
Author :
Hongqi, Yu ; Zhou, Zhou ; Qinghong, Yin ; Nan, Li ; Zhaolin, Sun ; Xin, Xu
Author_Institution :
Sch. of Electron. Sci. & Eng., Nat. Univ. of Defense Technol., Changsha, China
Abstract :
PXIe protocol is a novel high-speed transmission bus protocol in industry. PXIe not only offers high performance up to 500MB/s bandwidth (4 lines), but also is completely compatible with PCI Express protocol. However, the current implementation in FPGA can not make full use of its advantages. The paper describes a direct memory access system to improve the real bandwidth of PXIe bus. For direct memory access can operate either as a master or a slave device for PXIe bus, two combined modules are designed to deal with two conditions respectively. Furthermore, a buffer sub-system utilizing DDR2 SDRAM is proposed to satisfy the demands of both high data throughput rate and large capacity in the high-speed environment. Measured experimental results confirm that the direct memory access system increases the bandwidth of original data transfer rate from 100MB/s to 500MB/s with very low bit error rate.
Keywords :
DRAM chips; error statistics; file organisation; peripheral interfaces; protocols; DDR2 SDRAM; PCI express protocol; PCIe extension for instrumentation; PXIe bus; PXIe protocol; bit error rate; buffer subsystem; data transfer rate; direct memory access system; high-speed transmission system design; transmission bus protocol; Aerospace electronics; Bandwidth; Computers; Field programmable gate arrays; IP networks; Protocols; SDRAM; DDR2 SDRAM; DMA; FIFO; Master; PCIe eXtension for instrumentation; Slave;
Conference_Titel :
Intelligent System Design and Engineering Application (ISDEA), 2010 International Conference on
Conference_Location :
Changsha
Print_ISBN :
978-1-4244-8333-4
DOI :
10.1109/ISDEA.2010.440