DocumentCode :
2892556
Title :
A high-throughput VLSI architecture for linear turbo equalization
Author :
Lee, Seok-Jun ; Shanbhag, Naresh R.
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Univ., Urbana, IL, USA
Volume :
2
fYear :
2003
fDate :
9-12 Nov. 2003
Firstpage :
2142
Abstract :
Turbo equalization dramatically improves bit error rate (BER) over separate equalization and decoding receivers. However, turbo equalization has low throughput due to iterative processing where a soft-input soft-output (SISO) equalizer or decoder cannot begin before the end of the previous SISO decoding iteration. In this paper, we propose a high-throughput VLSI architecture for linear turbo equalizers via rescheduling the soft information updates on a factor graph. The proposed method enables SISO equalizers and decoders to run concurrently thereby reducing the processing time. Thus, the proposed architecture increases throughput by 40%-75% without any loss in BER.
Keywords :
VLSI; equalisers; error statistics; graph theory; interleaved codes; iterative decoding; linear codes; multipath channels; phase shift keying; turbo codes; 40 to 75 percent; BER; SISO decoder; VLSI architecture; bit error rate; decoding receiver; factor graph; iterative processing; linear turbo equalization; soft-input soft-output equalizer; very large scale integration; AWGN; Additive white noise; Binary phase shift keying; Bit error rate; Computer architecture; Equalizers; Intersymbol interference; Iterative decoding; Throughput; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2004. Conference Record of the Thirty-Seventh Asilomar Conference on
Print_ISBN :
0-7803-8104-1
Type :
conf
DOI :
10.1109/ACSSC.2003.1292359
Filename :
1292359
Link To Document :
بازگشت