DocumentCode :
2892621
Title :
Architecture Design of Reconfigurable Accelerators for Demanding Applications
Author :
Jozwiak, Lech ; Jan, Yahya
Author_Institution :
Fac. of Electr. Eng., Eindhoven Univ. of Technol., Eindhoven, Netherlands
fYear :
2010
fDate :
12-14 April 2010
Firstpage :
1201
Lastpage :
1206
Abstract :
This paper focuses on mastering the architecture development of reconfigurable hardware accelerators for highly demanding applications. It presents the results of our analysis of the main issues that have to be addressed when designing accelerators for demanding applications, when using as an example the accelerator design for LDPC decoding for the newest communication system standards. Based on the results of our analysis, we formulate the main requirements that have to be satisfied by an adequate methodology of reconfigurable accelerator design for highly demanding applications, and propose an architecture design methodology which satisfies these requirements.
Keywords :
parity check codes; reconfigurable architectures; LDPC decoding; accelerator design; architecture design; communication system standards; low-density parity-check code decoding; reconfigurable hardware accelerators; Acceleration; Communication standards; Computer architecture; Concurrent computing; Decoding; Hardware; Parallel processing; Parity check codes; Phase change materials; Signal design; advanced applications; architecture design; design-space exploration; reconfigurable accelerators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Technology: New Generations (ITNG), 2010 Seventh International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-4244-6270-4
Type :
conf
DOI :
10.1109/ITNG.2010.68
Filename :
5501539
Link To Document :
بازگشت