DocumentCode :
2892798
Title :
A binary tree architecture for application specific network on chip (ASNOC) design
Author :
Jeang, Yuan-Long ; Huang, Win-Hsien ; Fang, Wei-Feng
Author_Institution :
Dept. of Electron. Eng., Nat. Kaohsiung Univ. of Appl. Sci., Taiwan
Volume :
2
fYear :
2004
fDate :
6-9 Dec. 2004
Firstpage :
877
Abstract :
A mix-mode network on-chip (NOC) interconnection architecture is proposed In this work. The proposed architecture makes use of a globally asynchronous communication network and a locally synchronous bus. Firstly, a local bus is given for a group of cores so that all communications within this local bus are exclusive in time. In order to represent the ratio of communications of this local bus, an user has to provide a communication ratio (CR) of each pair of local bus groups. After that, the two local buses with the highest CR are grouped to be the first switching point for the globally asynchronous network. Then, one can regard the two groups using a switching point as a new group. The new CR hence can be determined from the new and each other local bus group. Similar process is performed to form the next switching point. Finally, a binary tree (BT) is built by setting each internal tree node a switching point while each leaf a local bus. In addition, the switching circuit cost can be decreased while the performance is increased. The simulation results show that the proposed architecture of NOC is better than the general purposed SPIN architecture.
Keywords :
IP networks; asynchronous circuits; integrated circuit design; integrated circuit interconnections; system buses; system-on-chip; IP networks; application specific network on chip design; asynchronous communication network; binary tree architecture; communication ratio; global asynchronous network; local bus groups; mix-mode network on chip interconnection architecture; switching circuit; synchronous bus; Binary trees; Chromium; Communication switching; Computer architecture; Design engineering; Integrated circuit interconnections; Multiprocessor interconnection networks; Network-on-a-chip; Switches; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. Proceedings. The 2004 IEEE Asia-Pacific Conference on
Print_ISBN :
0-7803-8660-4
Type :
conf
DOI :
10.1109/APCCAS.2004.1413019
Filename :
1413019
Link To Document :
بازگشت