DocumentCode :
2893218
Title :
A 0.1-fref BW 1GHz fractional-N PLL with FIR-embedded phase-interpolator-based noise filtering
Author :
Jee, Dong-Woo ; Suh, Yunjae ; Park, Hong-June ; Sim, Jae-Yoon
Author_Institution :
Pohang Univ. of Sci. & Technol., Pohang, South Korea
fYear :
2011
fDate :
20-24 Feb. 2011
Firstpage :
94
Lastpage :
96
Abstract :
This work presents a 1GHz ΔΣ fractional-N PLL based on the noise filtering by FIR-embedded phase interpolator (PI). The proposed PI scheme greatly improves phase linearity by a dual-referenced interpolation and realizes FIR filtering without using multiple CPs, PFDs, and dividers. The designed fractional-N PLL shows a comparable phase-noise performance to that of an integer-N PLL. The PLL is implemented in 0.13 μm CMOS technology.
Keywords :
CMOS integrated circuits; FIR filters; UHF integrated circuits; delta-sigma modulation; phase locked loops; CMOS technology; FIR embedded phase interpolator; delta-sigma fractional-N PLL; frequency 1 GHz; noise filtering; size 0.13 mum; Finite impulse response filter; Interpolation; Phase locked loops; Phase noise; Quantization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2011 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
978-1-61284-303-2
Type :
conf
DOI :
10.1109/ISSCC.2011.5746234
Filename :
5746234
Link To Document :
بازگشت