DocumentCode :
2893248
Title :
A scalable sub-1.2mW 300MHz-to-1.5GHz host-clock PLL for system-on-chip in 32nm CMOS
Author :
Lee, Hyung-jin ; Kern, Alexandra M. ; Hyvonen, Sami ; Young, Ian A.
Author_Institution :
Intel, Hillsboro, OR, USA
fYear :
2011
fDate :
20-24 Feb. 2011
Firstpage :
96
Lastpage :
97
Abstract :
System-on-chips (SoCs) are being widely adopted in mobile applications, and are driven by the need for longer battery life, their power budget continues to decrease. In addition, the phase-locked loop (PLL) for the SoC host clock has to be a very low power circuit to support the always-on always-connected (AOAC) feature for SoCs integrated into hand-held devices. The proposed PLL, imple mented in a high-k metal-gate 32nm logic CMOS technology, provides process scalability to the next process technology node, uncompromised system response, and loop stability under process variation and minimum power envel op constraints. As the jitter requirements for the host clocking PLL are not strin gent, the proposed architecture emphasizes the power efficiency over the jitter performance.
Keywords :
CMOS integrated circuits; jitter; logic gates; phase locked loops; system-on-chip; AOAC feature; PLL; SoC; always-on always-connected feature; battery life; frequency 300 MHz to 1.5 GHz; hand-held devices; high-k metal-gate logic CMOS technology; host-clock PLL; jitter performance; mobile application; phase-locked loop; power 1.2 mW; power budget; power circuit; size 32 nm; system-on-chip; Clocks; Frequency control; Generators; Jitter; Phase locked loops; Switches; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2011 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
978-1-61284-303-2
Type :
conf
DOI :
10.1109/ISSCC.2011.5746235
Filename :
5746235
Link To Document :
بازگشت