Title :
High-Speed Serial AER on FPGA
Author :
Berge, Hans Kristian Otnes ; Häfliger, Philipp
Author_Institution :
Dept. of Informatics, Oslo Univ.
Abstract :
The paper presents a high speed serial address-event representation (AER) link with a capacity of 41.66Mevents/sec. The link has been implemented using a low voltage differential signaling (LVDS) interface on a commercial FPGA. Many of the latest reconfigurable devices (FPGAs, CPLDs, etc.) offer highly optimized modules for this kind of communication. However, many AER processing systems require an ASIC implementation. The paper proposed to implement AER components with a serial AER interface as multi-chip PCBs with one or several ASICs communicating in parallel with an FPGA that handles the external high speed serial link. The authors judge the design effort to be much smaller than in a comparable monolithic ASIC implementation.
Keywords :
application specific integrated circuits; field programmable gate arrays; multichip modules; printed circuits; ASIC implementation; FPGA; high speed serial address-event representation link; high speed serial link; high-speed serial AER; low voltage differential signaling interface; multichip PCB; Application specific integrated circuits; Clocks; Field programmable gate arrays; Low voltage; Programmable logic arrays; Protocols; Pulse circuits; Timing; Transmitters; Wires;
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
DOI :
10.1109/ISCAS.2007.378041