DocumentCode
2893284
Title
Power Reduction of On-Chip Serial Links
Author
Kedia, Amit ; Saleh, Resve
Author_Institution
Dept. of Electr. & Comput. Eng., British Columbia Univ., Vancouver, BC
fYear
2007
fDate
27-30 May 2007
Firstpage
865
Lastpage
868
Abstract
On-chip serial links to replace standard buses for global communication have been the subject of a number of recent investigations. The main reason for considering serial links is to reduce routing congestion and design complexity. However, the serialization of parallel data may actually increase the power dissipation due to increased switching activity. This paper describes a new bit ordering technique to reduce switching activity on serial links, assuming that the statistical data of the parallel bus traces are known in advance. The method reduces the switching activity by an average of 40% 50% compared to random bit ordering.
Keywords
integrated circuit interconnections; low-power electronics; tree searching; bit ordering; on-chip serial links; power reduction; reduced design complexity; reduced routing congestion; reduced switching activity; Clocks; Communication switching; Energy efficiency; Global communication; Integrated circuit interconnections; Power dissipation; Routing; Statistics; Wire; Wiring;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location
New Orleans, LA
Print_ISBN
1-4244-0920-9
Electronic_ISBN
1-4244-0921-7
Type
conf
DOI
10.1109/ISCAS.2007.378043
Filename
4252772
Link To Document