Title :
Dynamic Partial Reconfiguration in FPGAs for DSP Applications
Author :
Borkute, Chakradhar V. ; Deshmukh, A.Y. ; Kharkar, Chetna N.
Author_Institution :
Qualitat Syst., Pune, India
Abstract :
DSP Application needs to speed-up in computation time can be achieved by assigning complex computation intensive tasks to hardware and by exploiting the parallelism in algorithms.These applications need high performance as well as cost efficient design. Reconfigurable systems offer us a potential for computation acceleration due to its software-like programmable nature of the parallel processing units. Run-time configuration explores a novel research area for reconfigurable hardware to further speedup the processing speed by eliminating the configuration overhead with the overlapping of execution time. Dynamic partial reconfigurable FPGAs offer new design space with a variety of benefits: reduce the configuration time and save memory as the partial reconfiguration files (bitstreams) are smaller than full ones. This paper introduces a simple reconfigurable system and focuses on the newest dynamic partial reconfiguration design flow.
Keywords :
digital signal processing chips; field programmable gate arrays; logic design; parallel processing; reconfigurable architectures; DSP applications; FPGA; complex computation intensive tasks; computation acceleration; configuration time reduction; cost efficient design; digital signal processors; dynamic partial reconfiguration design flow; field programmable gate arrays; memory saving; parallel processing units; reconfigurable systems; reconfiguration files; run-time configuration; Algorithm design and analysis; Digital signal processing; Field programmable gate arrays; Hardware; Heuristic algorithms; Logic gates; Tutorials; DSP; FPGA; Partial Reconfiguration;
Conference_Titel :
Emerging Trends in Engineering and Technology (ICETET), 2011 4th International Conference on
Conference_Location :
Port Louis
Print_ISBN :
978-1-4577-1847-2
DOI :
10.1109/ICETET.2011.70