DocumentCode :
2893463
Title :
Towards Gb/s turbo decoding of product code onto an FPGA device
Author :
Leroux, Camille ; Jego, Christophe ; Adde, Patrick ; Jezequel, Michel
Author_Institution :
GET/ENST Bretagne, CNRS TAMCIC UMR, Brest
fYear :
2007
fDate :
27-30 May 2007
Firstpage :
909
Lastpage :
912
Abstract :
This paper presents the implementation, on an FPGA device of an ultra high rate block turbo code decoder. First, a complexity analysis of the elementary decoder leads to a low complexity decoder architecture (area divided by 2) for a negligible performance degradation. The resulting turbo decoder is implemented on a Xilinx Virtex II-Pro FPGA in a communication experimental setup. Based on an innovative architecture which enables the memory blocks between all half-iterations to be removed and clocked at only 37.5 MHz, the turbo decoder processes input data at 600Mb/s. The component code is an extended Bose, Ray-Chaudhuri, Hocquenghem (eBCH(16,11)) code. Ultra high-speed block turbo decoder architectures meet the demand for even higher data rates and open up new opportunities for the next generations of communication systems such as fiber optic transmission.
Keywords :
block codes; field programmable gate arrays; product codes; turbo codes; 37.5 MHz; FPGA device; Hocquenghem code; Ray-Chaudhuri code; Xilinx Virtex II-Pro FPGA; block turbo code; complexity analysis; extended Bose code; innovative architecture; product code; turbo decoding; Bit error rate; Block codes; Field programmable gate arrays; Forward error correction; High speed optical techniques; Iterative decoding; Performance analysis; Product codes; Quality of service; Turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
Type :
conf
DOI :
10.1109/ISCAS.2007.378073
Filename :
4252783
Link To Document :
بازگشت