DocumentCode :
2893599
Title :
A Noise Reduced Digitally Controlled Oscillator Using Complementary Varactor Pairs
Author :
Wang, Shaohua ; Quan, Jinguo ; Luo, Rong ; Cheng, Hao ; Yang, Huazhong
Author_Institution :
Dept. of Electron. Eng., Tsinghua Univ., Beijing
fYear :
2007
fDate :
27-30 May 2007
Firstpage :
937
Lastpage :
940
Abstract :
This paper presents a noise reduced digitally controlled oscillator (DCO) using complementary varactor pairs for PHS transceivers. Due to some modifications on the varactors, reduced phase noise and increased frequency resolution are obtained for our DCO. The DCO is designed in a 0.18 mum CMOS process with a central running frequency of 3.8GHz and over 1GHz tuning range. Simulation results show that the phase noise at 1.2MHz offset frequency is below -123dBc/Hz while drawing only 2.8mA of current from a 1.8V supply. It demonstrates that our DCO achieves improved phase noise and power consumption while its performance has no dependence on the feature size of the given process.
Keywords :
digital control; oscillators; transceivers; varactors; 0.18 micron; 1.2 MHz; 1.8 V; 2.8 mA; 3.8 GHz; PHS transceivers; complementary varactor pairs; noise reduced digitally controlled oscillator; CMOS process; Digital control; Energy consumption; Frequency; Noise reduction; Oscillators; Phase noise; Transceivers; Tuning; Varactors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
Type :
conf
DOI :
10.1109/ISCAS.2007.378080
Filename :
4252790
Link To Document :
بازگشت