DocumentCode :
2894429
Title :
Increasing the level of abstraction in FPGA-based designs
Author :
Danek, Martin ; Kadlec, Jiri ; Bartosinski, Roman ; Kohout, Lukas
Author_Institution :
Dept. of Signal Process., Inst. of Inf. Theor. & Autom., Prague
fYear :
2008
fDate :
8-10 Sept. 2008
Firstpage :
5
Lastpage :
10
Abstract :
Traditional design techniques for FPGAs are based on using hardware description languages, with functional and post-place-and-route simulation as a means to check design correctness and remove detected errors. With large complexity of things to be designed it is necessary to introduce new design approaches that will increase the level of abstraction while maintaining the necessary efficiency of a computation performed in hardware that we are used to today. This paper presents one such methodology that builds upon existing research in multithreading, object composability and encapsulation, partial runtime reconfiguration, and self adaptation. The methodology is based on currently available FPGA design tools. The efficiency of the methodology is evaluated on basic vector and matrix operations.
Keywords :
encapsulation; field programmable gate arrays; hardware description languages; integrated circuit design; FPGA-based designs; abstraction level; encapsulation; functional simulation; hardware description languages; multithreading; object composability; partial runtime reconfiguration; post-place-and-route simulation; Circuits; Delay; Field programmable gate arrays; Hardware; Multithreading; Pipelines; Runtime; Signal design; Switches; Yarn;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2008. FPL 2008. International Conference on
Conference_Location :
Heidelberg
Print_ISBN :
978-1-4244-1960-9
Electronic_ISBN :
978-1-4244-1961-6
Type :
conf
DOI :
10.1109/FPL.2008.4629899
Filename :
4629899
Link To Document :
بازگشت