Title :
NOC architecture design for multi-cluster chips
Author :
Freitas, Henrique C. ; Navaux, Philippe O A ; Santos, Tatiana G S
Author_Institution :
Inf. Inst., Univ. Fed. do Rio Grande do Sul, Porto Alegre
Abstract :
For the next generation of multi-core processors, the on-chip interconnection networks must be efficient to achieve high data throughput and performance. Moreover, these interconnections must be flexible and scalable in order to provide parallel on-demand computing. For this reason, the goal of this paper is to present design decisions of a multi-cluster NoC (MCNoC) architecture in order to support collective communication patterns through topology reconfiguration on an FPGA-based multi-cluster chip. The MCNoCpsilas results show a small area occupation, low power consumption and high performance.
Keywords :
field programmable gate arrays; network-on-chip; parallel architectures; FPGA; NOC architecture design; multicluster NoC; multicluster chips; multicore processors; onchip interconnection networks; parallel ondemand computing; Computer architecture; Energy consumption; Informatics; Multicore processing; Multiprocessor interconnection networks; Network topology; Network-on-a-chip; Parallel processing; Parallel programming; Wire;
Conference_Titel :
Field Programmable Logic and Applications, 2008. FPL 2008. International Conference on
Conference_Location :
Heidelberg
Print_ISBN :
978-1-4244-1960-9
Electronic_ISBN :
978-1-4244-1961-6
DOI :
10.1109/FPL.2008.4629907