DocumentCode :
2894735
Title :
A variation-aware constant-order optimization scheme utilizing delay detectors to search for fastest paths on FPGAS
Author :
Kobayashi, K. ; Kume, Y. ; Ngo, C.L. ; Sugihara, Y. ; Onodera, H.
Author_Institution :
Dept. of Commun. & Comput. Eng., Kyoto Univ., Kyoto
fYear :
2008
fDate :
8-10 Sept. 2008
Firstpage :
107
Lastpage :
112
Abstract :
We propose a variation-aware post-fabrication optimization scheme on FPGAs. Variation-aware optimization usually takes huge measurement cost. The proposed scheme achieves a constant optimization cost for any circuit configuration. We utilize delay detectors embedded in clustered CLBs to choose fastest paths among multiple candidates. The delay detectors enable simultaneous measurement of critical path candidates to partition all critical paths into segments. The number of measurement to choose fastest paths on all critical paths does not depends on configurations but on FPGA architectures. We confirm that a simple heuristic algorithm can find the order of measurement near the lowest bound of the measurement cost and it is almost constant regardless of circuit configurations.
Keywords :
circuit optimisation; delay circuits; field programmable gate arrays; FPGA; circuit configuration; configurable logic block; constant-order optimization; delay detectors; simple heuristic algorithm; variation-aware optimization; Circuits; Cost function; Delay; Detectors; Field programmable gate arrays; Heuristic algorithms; Informatics; Semiconductor device measurement; Switches; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2008. FPL 2008. International Conference on
Conference_Location :
Heidelberg
Print_ISBN :
978-1-4244-1960-9
Electronic_ISBN :
978-1-4244-1961-6
Type :
conf
DOI :
10.1109/FPL.2008.4629916
Filename :
4629916
Link To Document :
بازگشت