DocumentCode :
2894844
Title :
A configurable and programmable motion estimation processor for the H.264 video codec
Author :
Nunez-Yanez, Jose Luis ; Hung, Eddie ; Chouliaras, Vassilios
Author_Institution :
Electron. Eng. Dept., Bristol Univ., Bristol
fYear :
2008
fDate :
8-10 Sept. 2008
Firstpage :
149
Lastpage :
154
Abstract :
This work presents a programmable, configurable motion estimation processor for the H.264 video coding standard, capable of handling the processing requirements of high definition (HD) video and suitable for FPGA implementation. The programmable aspect of the processor follows the ASIP (application specific instruction set processor) approach with a instruction set targeted to accelerating block matching motion estimation algorithms. Configurability relates to the ability to optimize the microarchitecture for the selected algorithm and performance requirements through varying the number and type of execution units at compile time.
Keywords :
field programmable gate arrays; instruction sets; microprocessor chips; motion estimation; video codecs; video coding; ASIP; FPGA implementation; H.264 video codec; H.264 video coding; application specific instruction set processor; block matching; configurable motion estimation processor; high definition video; programmable motion estimation processor; Decision support systems; Motion estimation; Video codecs; Virtual reality;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2008. FPL 2008. International Conference on
Conference_Location :
Heidelberg
Print_ISBN :
978-1-4244-1960-9
Electronic_ISBN :
978-1-4244-1961-6
Type :
conf
DOI :
10.1109/FPL.2008.4629923
Filename :
4629923
Link To Document :
بازگشت