DocumentCode :
2895045
Title :
A Gradient-Based Algorithm for Sampling Clock Skew Calibration of SHA-less Pipeline ADCs
Author :
Huang, Pingli ; Chiu, Yun
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Univ., Urbana, IL
fYear :
2007
fDate :
27-30 May 2007
Firstpage :
1241
Lastpage :
1244
Abstract :
This paper presents a gradient-based algorithm for the sampling clock skew calibration of SHA-less pipeline analog-to-digital converters (ADCs). Based on the skew information collected from the output residues of the first pipeline stage, the clock of the sub-ADC is adaptively adjusted to synchronize with that of the sample-and-hold (S/H) in the first pipeline stage. This clock skew calibration technique essentially improves the viability of the SHA-less architecture for pipeline ADCs at high input frequencies. It follows that the power consumption of pipeline ADCs can be substantially reduced by eliminating the dedicated, power-hungry front-end sample-and-hold amplifier (SHA) and remedying the resulting sampling clock skew problem by adaptive calibration.
Keywords :
amplifiers; analogue-digital conversion; calibration; clocks; power consumption; sample and hold circuits; SHA-less pipeline ADC; SHA-less pipeline analog-to-digital converters; adaptive calibration; gradient-based algorithm; power consumption; sample-and-hold amplifier; sampling clock skew calibration; CMOS technology; Calibration; Clocks; Energy consumption; Error analysis; Frequency synchronization; Pipelines; Power amplifiers; Sampling methods; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
Type :
conf
DOI :
10.1109/ISCAS.2007.378335
Filename :
4252870
Link To Document :
بازگشت