Title :
Generation of partial FPGA configurations at run-time
Author :
Silva, Miguel L. ; Ferreira, João Canas
Author_Institution :
DEEC, Univ. do Porto, Porto
Abstract :
The paper presents a method for generating partial bitstreams on-line for use in systems with run-time reconfigurable FPGAs. Bitstream creation is performed at run-time by merging partial bitstreams from individual component modules. The process includes the capability to create connections between the modules by selection from a set of routes found during an off-line pre-processing step. Placement and interconnection of modules must follow a precise set of rules. While restricting the number of possible module arrangements, this approach allows bitstream creation to be performed with relatively few computational resources. Using a demonstration system with a Virtex-II Pro FPGA with a PowerPC 405 CPU, the process of creating at run-time a partial bitstream for 22% of the device area takes 24 ms.
Keywords :
field programmable gate arrays; reconfigurable architectures; PowerPC 405 CPU; Virtex-II Pro FPGA; bitstream creation; computational resources; partial FPGA configurations; run-time reconfigurable FPGA; Assembly; Fabrics; Field programmable gate arrays; Hardware; Logic devices; Merging; Reconfigurable logic; Routing; Runtime; Table lookup;
Conference_Titel :
Field Programmable Logic and Applications, 2008. FPL 2008. International Conference on
Conference_Location :
Heidelberg
Print_ISBN :
978-1-4244-1960-9
Electronic_ISBN :
978-1-4244-1961-6
DOI :
10.1109/FPL.2008.4629965