DocumentCode :
2895645
Title :
Novel FPGA based Haar classifier face detection algorithm acceleration
Author :
Gao, Changjian ; Lu, Shih-Lien
Author_Institution :
Wireless Connectivity, Broadcom Corp., San Diego, CA
fYear :
2008
fDate :
8-10 Sept. 2008
Firstpage :
373
Lastpage :
378
Abstract :
We present here a novel approach to use FPGA to accelerate the Haar-classifier based face detection algorithm. With highly pipelined microarchitecture and utilizing abundant parallel arithmetic units in the FPGA, wepsilave achieved real-time performance of face detection having very high detection rate and low false positives. Moreover, our approach is flexible toward the resources available on the FPGA chip. This work also provides us an understanding toward using FPGA for implementing non-systolic based vision algorithm acceleration. Our implementation is realized on a HiTech Global PCIe card that contains a Xilinx XC5VLX110T FPGA chip.
Keywords :
face recognition; field programmable gate arrays; image classification; microprocessor chips; FPGA based Haar classifier; FPGA chip; face detection algorithm acceleration; pipelined microarchitecture; Acceleration; Application software; Computer vision; Fabrics; Face detection; Field programmable gate arrays; Machine learning algorithms; Neural networks; Support vector machine classification; Support vector machines;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2008. FPL 2008. International Conference on
Conference_Location :
Heidelberg
Print_ISBN :
978-1-4244-1960-9
Electronic_ISBN :
978-1-4244-1961-6
Type :
conf
DOI :
10.1109/FPL.2008.4629966
Filename :
4629966
Link To Document :
بازگشت