DocumentCode :
2895745
Title :
An Efficient Pipelined VLSI Architecture for Lifting-Based 2D-Discrete Wavelet Transform
Author :
Jain, Rahul ; Panda, Preeti Ranjan
Author_Institution :
IP Dev., CoWare India Pvt. Ltd., Noida
fYear :
2007
fDate :
27-30 May 2007
Firstpage :
1377
Lastpage :
1380
Abstract :
The discrete wavelet transform (DWT) forms the core of the JPEG2000 image compression algorithm. JPEG2000 standard defines an irreversible DWT by a lifting scheme of factorized coefficients using (9, 7) Daubechies coefficients. The paper proposed optimizations on lifting based 1D-DWT data flow graph resulting in a new pipelining scheme, which is more power-efficient than existing approaches. The authors have shown that the constant multipliers defined by JPEG2000 standard, have latency of about 1.6 times the general adder latency. Hence, while finding the critical path, the basic assumption of multiplier latency being much greater than the adder latency does not hold for DWT in JPEG2000. How 75% multiplications can be reduced at the scaling step by this 2D-DWT implementation was also shown. This multiplication reduction not only saves power but also results in area saving by eliminating three multipliers in the hardware
Keywords :
coprocessors; discrete wavelet transforms; image coding; pipeline processing; JPEG2000 image compression; area saving; lifting-based 2D-discrete wavelet transform; multiplier latency; pipelined VLSI architecture; power saving; Buffer storage; Computer architecture; Delay; Discrete wavelet transforms; Hardware; Image coding; Registers; Transform coding; Very large scale integration; Wavelet transforms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
Type :
conf
DOI :
10.1109/ISCAS.2007.378484
Filename :
4252904
Link To Document :
بازگشت