DocumentCode :
2895926
Title :
An ILP formulation for architectural synthesis and application mapping on FPGA-based hybrid multi-processor SOC
Author :
Wu, Jason ; Williams, John ; Bergmann, Neil
Author_Institution :
Sch. of Inf. Technol. & Electr. Eng., Queensland Univ., Brisbane, QLD
fYear :
2008
fDate :
8-10 Sept. 2008
Firstpage :
451
Lastpage :
454
Abstract :
In this paper, we present an ILP formulation to assist designers to identify the architectural design, binding schema and scheduling algorithm while satisfying physical constraints such as available logic resources, computation time and memory usage used. Directing the solver to optimise for logic usage, execution time, or other parameters allows ease of exploration of the design space. This case study shows how a proposed ILP formulation solves the design exploration problem in the domain of FPGA-based MPSoC design.
Keywords :
circuit optimisation; field programmable gate arrays; integer programming; linear programming; system-on-chip; FPGA-based hybrid multi-processor SOC; application mapping; architectural synthesis; integer linear programming; logic resources; memory usage; Algorithm design and analysis; Australia; Design optimization; Field programmable gate arrays; Hardware; Information technology; Logic design; Physics computing; Scheduling algorithm; Space exploration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2008. FPL 2008. International Conference on
Conference_Location :
Heidelberg
Print_ISBN :
978-1-4244-1960-9
Electronic_ISBN :
978-1-4244-1961-6
Type :
conf
DOI :
10.1109/FPL.2008.4629981
Filename :
4629981
Link To Document :
بازگشت