Title :
MacroMap: A technology mapping algorithm for heterogeneous FPGAs with effective area estimation
Author :
Wei, Xing ; Chen, Juanjuan ; Zhou, Qiang ; Cai, Yici ; Bian, Jinian ; Hong, Xianlong
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing
Abstract :
Recent generation of FPGA devices takes advantage of speed and density benefits resulted from heterogeneous FPGA architecture, in which several basic LUTs can be combined to form one larger size LUT called macro. Large macros not only decrease network depth efficiently but also reduce area. In this paper, a new technology mapping algorithm, named MacroMap is proposed for the heterogeneous FPGAs with effective area estimation to overcome the main disadvantage that traditional technology mapping algorithms only generate one kind of typical K-LUT and cannot make full use of LUTs with different sizes (basic LUTs and macros). Experimental results show that MacroMap can obtain 19% gain on area while keeping the network depth optimal compared with the existing heterogeneous FPGA mapping algorithm heteromap.
Keywords :
field programmable gate arrays; logic design; table lookup; LUT; MacroMap technology; effective area estimation; heterogeneous FPGA architecture; network depth optimal; technology mapping algorithm; Algorithm design and analysis; Computer architecture; Computer science; Delay; Field programmable gate arrays; Information science; Laboratories; Logic circuits; Minimization methods; Table lookup;
Conference_Titel :
Field Programmable Logic and Applications, 2008. FPL 2008. International Conference on
Conference_Location :
Heidelberg
Print_ISBN :
978-1-4244-1960-9
Electronic_ISBN :
978-1-4244-1961-6
DOI :
10.1109/FPL.2008.4630008