DocumentCode :
2896897
Title :
Area optimization of bit parallel finite field multipliers with fast carry logic on FPGAS
Author :
Zhou, Gang ; Li, Li ; Michalik, Harald
Author_Institution :
Inst. of Comput. & Commun. Network Eng., Tech. Univ. of Braunschweig, Braunschweig
fYear :
2008
fDate :
8-10 Sept. 2008
Firstpage :
671
Lastpage :
674
Abstract :
This paper presents the complexity analysis of bit parallel multiplier in polynomial basis on FPGAs, both without and with carry logic. We directly present the Look-Up-Table (LUT) complexity and estimate the resource upper bound based on the existed gate-oriented architectures. Experimental results show that no FPGA synthesis tool reaches the estimated upper bound. Furthermore, the area optimization with fast carry logic can save additional 17% resources. The implementation results with manually mapped design on a Xilinx Virtex-4 device are reported.
Keywords :
carry logic; field programmable gate arrays; multiplying circuits; optimisation; polynomials; table lookup; FPGA; Xilinx Virtex-4 device; area optimization; bit parallel multipliers; fast carry logic; finite field multipliers; gate-oriented architectures; look-up-table complexity; polynomial basis; Arithmetic; Computer networks; Elliptic curve cryptography; Field programmable gate arrays; Galois fields; Logic; Polynomials; Table lookup; Upper bound; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2008. FPL 2008. International Conference on
Conference_Location :
Heidelberg
Print_ISBN :
978-1-4244-1960-9
Electronic_ISBN :
978-1-4244-1961-6
Type :
conf
DOI :
10.1109/FPL.2008.4630036
Filename :
4630036
Link To Document :
بازگشت