Title :
Session 20 overview / wireline: High-speed transceivers & building blocks
Author :
Sim, Jae-Yoon ; Nogawa, Masafumi
Author_Institution :
Pohang University of Science and Technology, Pohang, Korea
Abstract :
Summary form only given. Transceivers designed for very high-speed wireline communication must contend with significant channel loss, crosstalk, and reflections by employing various equalization techniques in the transmitter and receiver. Confronting these challenges becomes even more difficult as data rates increase beyond 10Gb/s and designs become power-constrained. The first four papers in this session describe transceivers that address these concerns. The remaining papers describe key building blocks for next-generation transceivers with a focus on various receive equalizer adaptation techniques and spread-spectrum clock generation for EMI reduction.
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2011 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-61284-303-2
DOI :
10.1109/ISSCC.2011.5746453