DocumentCode :
2897466
Title :
Session 20 overview / wireline: High-speed transceivers & building blocks
Author :
Sim, Jae-Yoon ; Nogawa, Masafumi
Author_Institution :
Pohang University of Science and Technology, Pohang, Korea
fYear :
2011
fDate :
20-24 Feb. 2011
Firstpage :
344
Lastpage :
345
Abstract :
Summary form only given. Transceivers designed for very high-speed wireline communication must contend with significant channel loss, crosstalk, and reflections by employing various equalization techniques in the transmitter and receiver. Confronting these challenges becomes even more difficult as data rates increase beyond 10Gb/s and designs become power-constrained. The first four papers in this session describe transceivers that address these concerns. The remaining papers describe key building blocks for next-generation transceivers with a focus on various receive equalizer adaptation techniques and spread-spectrum clock generation for EMI reduction.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2011 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
978-1-61284-303-2
Type :
conf
DOI :
10.1109/ISSCC.2011.5746453
Filename :
5746453
Link To Document :
بازگشت