Title :
Dynamically changeable secure scan architecture against scan-based side channel attack
Author :
Atobe, Yuta ; Youhua Shi ; Yanagisawa, M. ; Togawa, N.
Author_Institution :
Dept. of Comput. Sci. & Eng., Waseda Univ., Tokyo, Japan
Abstract :
Scan test which is one of the useful design for testability techniques is effective for LSIs including cryptographic circuit. It can observe and control the internal states of the circuit under test by using scan chain. However, scan chain presents a significant security risk of information leakage for scan-based attacks which retrieves secret keys of cryptographic LSIs. In this paper, a secure scan architecture against scan-based attack which still has high testability is proposed. In our method, scan data is dynamically changed by adding the latch to any FFs in the scan chain. We show that by using proposed method, neither the secret key nor the testability of an RSA circuit implementation is compromised, and the effectiveness of the proposed method.
Keywords :
cryptography; flip-flops; integrated logic circuits; large scale integration; logic testing; RSA circuit implementation; cryptographic circuit; dynamically changeable secure scan architecture; large scale integration; latch; scan based side channel attack; testability techniques; Clocks; Cryptography; Latches; Testing; RSA; scan chain; scan-based attack; secure scan architecture;
Conference_Titel :
SoC Design Conference (ISOCC), 2012 International
Conference_Location :
Jeju Island
Print_ISBN :
978-1-4673-2989-7
Electronic_ISBN :
978-1-4673-2988-0
DOI :
10.1109/ISOCC.2012.6407063