Title :
Low complexity full parallel Multi-Split LDPC decoder reusing sign wire of row processor
Author :
Byung Jun Choi ; Jae Do Lee ; Myung Hoon Sunwoo ; Xinmiao Zhang
Author_Institution :
Sch. of Electr. & Comput. Eng., Ajou Univ., Suwon, South Korea
Abstract :
This paper proposes a novel modified Multi-Split LDPC decoder. In the proposed design, wires are shared to communicate not only the signs, but also the magnitudes of the messages among adjacent partitions of the LDPC codes. As a result, the proposed decoder can achieve significant coding gain over existing designs when the same word length is used. In addition, the error correcting performance of the proposed decoder is better than prior decoders even when shorter word length is adopted. Synthesis was carried out for fully-parallel decoders of an example (504, 252) LDPC code. To achieve similar performance as previous effort, the proposed decoder requires 13% hardware complexity.
Keywords :
decoding; error correction codes; parallel architectures; parity check codes; LDPC codes; error correcting performance; fully-parallel decoders; hardware complexity; low-density parity check codes; multisplit LDPC decoder; row processor; sign wire; error correction; fully-parallel architectures; low-density parity check codes; multi-split; split-row;
Conference_Titel :
SoC Design Conference (ISOCC), 2012 International
Conference_Location :
Jeju Island
Print_ISBN :
978-1-4673-2989-7
Electronic_ISBN :
978-1-4673-2988-0
DOI :
10.1109/ISOCC.2012.6407079