DocumentCode :
289925
Title :
Access ordering and memory-conscious cache utilization
Author :
McKee, Sally A. ; Wulf, Wm A.
Author_Institution :
Dept. of Comput. Sci., Virginia Univ., Charlottesville, VA, USA
fYear :
1995
fDate :
1995
Firstpage :
253
Lastpage :
262
Abstract :
As processor speeds increase relative to memory speeds, memory bandwidth is rapidly becoming the limiting performance, factor for many applications. Several approaches to bridging this performance gap have been suggested. This paper examines one approach, access ordering, and pushes its limits to determine bounds on memory performance. We present several access-ordering schemes, and compare their performance, developing analytic models and partially validating these with benchmark timings on the Intel i860XR
Keywords :
cache storage; performance evaluation; storage management; Intel i860XR; access ordering; analytic models; benchmark timings; memory bandwidth; memory performance; memory-conscious cache utilization; Application software; Bandwidth; Computer applications; Computer science; Performance analysis; Prefetching; Random access memory; Software performance; Timing; Upper bound;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High-Performance Computer Architecture, 1995. Proceedings., First IEEE Symposium on
Conference_Location :
Raleigh, NC
Print_ISBN :
0-8186-6445-2
Type :
conf
DOI :
10.1109/HPCA.1995.386537
Filename :
386537
Link To Document :
بازگشت