DocumentCode :
2899464
Title :
A novel architecture for floating-point multiply-add-fused operation
Author :
Sun, Haiping ; Gao, Minglun
Author_Institution :
Inst. of VLSI Design, Hefei Univ. of Technol., China
Volume :
3
fYear :
2003
fDate :
15-18 Dec. 2003
Firstpage :
1675
Abstract :
The multiply-add-fused (MAF) operation is very important in many scientific and engineering applications. In this paper, a novel architecture for the MAF operation is presented. According to the fact that some steps of MAF operation are mutually exclusive, the composing steps are organized into two data-paths, and each data-path only contains the indispensable computation steps. One takes effect when the effective subtraction occurs, and the other takes effect when the effective subtraction does not occur. The difference between execution time of the two data-paths is one beat, so the average latency is shortened. Furthermore, the dual adder combined with rounding is invoked by the two data-paths in different beats, therefore it may be shared by the two data-paths and the circuit area may be saved.
Keywords :
adders; floating point arithmetic; MAF operation; average latency; data-paths architecture; dual adder; execution time; floating-point multiply-add-fused operation; rounding; subtraction; Adders; Circuits; Computer architecture; Concatenated codes; Delay; Design engineering; Hardware; Proposals; Sun; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information, Communications and Signal Processing, 2003 and Fourth Pacific Rim Conference on Multimedia. Proceedings of the 2003 Joint Conference of the Fourth International Conference on
Print_ISBN :
0-7803-8185-8
Type :
conf
DOI :
10.1109/ICICS.2003.1292753
Filename :
1292753
Link To Document :
بازگشت