DocumentCode :
2899954
Title :
High Speed FFT Processor Implementation
Author :
Swartzlander, Earl E., Jr. ; Stroll, Zoltan Z.
Author_Institution :
TRW Defense Systems Group, One Space Park, Redondo Beach, California 90278
Volume :
1
fYear :
1984
fDate :
21-24 Oct. 1984
Firstpage :
167
Lastpage :
170
Abstract :
This paper describes recent progress in the implementation of a high speed Fast Fourier Transform (FFT) processor with state-of-the-art VLSI circuits. Initial efforts have produced FFT and inverse FFT processors that operate at data rates of up to 40 MHz (complex). The current implementation computes transforms of up to 16,384 points in length by means of the McClellan and Purdy radix 4 pipeline FFT algorithm. The arithmetic is performed by single chip 22 bit floating point adders and multipliers, while the interstage reordering is performed by delay commutators implemented with semi-custom VLSI. This paper explains the pipeline FFT implementation and focuses attention on our current activity which involves developing a fixed point arithmetic version using CMOS multipliers and adders to reduce the power consumption.
Keywords :
Application software; Computer architecture; Delay; Multiplexing; Pipelines; Registers; Signal processing; Signal processing algorithms; Switches; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Military Communications Conference, 1984. MILCOM 1984. IEEE
Conference_Location :
Los Angeles, CA, USA
Type :
conf
DOI :
10.1109/MILCOM.1984.4794857
Filename :
4794857
Link To Document :
بازگشت