Title :
All-digital phase-locked loop used in a clock recovery algorithm
Author :
Mollen, Niall A.
Author_Institution :
Silicon Syst. Ltd., Dublin, Ireland
Abstract :
In a digital communications system, one of the essential functions is clock recovery. In this paper a first order all-digital PLL, which is used to recover the embedded clock from an S/PDIF (Sony Philips Digital Interface) transmitter, is described. Simulations have shown that the performance of the ADPLL can meet the requirements of the IEC-958 standard. This is achieved while using a low sampling rate which allows for low power requirements. All digital circuits are also advantageous in VLSI design
Keywords :
digital phase locked loops; ADPLL; IEC-958 standard; S/PDIF transmitter; Sony Philips Digital Interface; VLSI design; all-digital phase-locked loop; clock recovery algorithm; digital communications system; embedded clock; low power requirements; sampling rate;
Conference_Titel :
Phase Lock Loops: Theory and Practice (Ref. No. 1999/102), IEE Colloquium on
Conference_Location :
London
DOI :
10.1049/ic:19990569