DocumentCode :
2901436
Title :
Automating qualification of reconfigurable cores
Author :
Luk, Wayne ; Siganos, Dimitrios ; Fowler, Tom
Author_Institution :
Dept. of Comput., Imperial Coll. of Sci., Technol. & Med., London, UK
fYear :
1999
fDate :
1999
Firstpage :
42461
Lastpage :
42466
Abstract :
Cores are reusable components, often in the form of parametrised hardware libraries. This paper describes a framework for demonstrating automatically the quality of cores, such as their correctness and efficiency. We explore the desirable features of such frameworks for reconfigurable devices, and present prototypes for Xilinx FPGAs. Our approach involves the use of a qualification script to automate the management of various procedures, such as functional simulation and timing analysis in software, core characterisation using a hardware platform, and formal verification using the PVS system
Keywords :
formal verification; PVS system; Xilinx FPGAs; formal verification; functional simulation; reconfigurable cores; reconfigurable devices; timing analysis;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Reconfigurable Systems (Ref. No. 1999/061), IEE Colloquium on
Conference_Location :
Glasgow
Type :
conf
DOI :
10.1049/ic:19990346
Filename :
773173
Link To Document :
بازگشت