Title :
Analysis of the impact of intra-die variance on clock skew
Author :
Zanella, Stefano ; Nardi, Alessandra ; Quarantelli, Michele ; Neviani, Andrea ; Guardiani, Carlo
Author_Institution :
Dipt. di Elettronica e Inf., Padova Univ., Italy
Abstract :
In this work, we analyze the impact of local process variations on the clock skew of VLSI circuits designed in deep sub-micron technologies. As the size of active repeaters decreases, the utilization of dense buffering schemes, up to complete replacement of metal wiring with active devices, has been proposed in order to realize efficient and noise-immune clock distribution networks. However, local variance of MOSFET electrical parameters, such as VT and IDSS, increases with scaling of device dimensions, thus causing large intra-die variability of the timing properties of clock buffers. As a consequence, we expect local mismatch to be a significant source of clock skew in deep sub-micron technologies. In order to accurately verify this assumption, we applied advanced statistical simulation techniques and accurate mismatch characterization data to the statistical simulation of relatively small clock distribution networks. The comparison with Monte Carlo simulations performed by neglecting the mismatch effect confirmed that it is necessary to account for local device variations in the design and sizing of the clock distribution network
Keywords :
MOSFET; Monte Carlo methods; VLSI; buffer circuits; circuit simulation; clocks; delays; integrated circuit design; integrated circuit interconnections; statistical analysis; Monte Carlo simulations; VLSI circuit design; VLSI circuits; active devices; active repeater size; buffering schemes; clock buffers; clock distribution network design; clock distribution network sizing; clock distribution networks; clock skew; device dimension scaling; intra-die variability; intra-die variance; local MOSFET electrical parameter variance; local device variations; local mismatch; local process variations; metal wiring replacement; mismatch characterization data; noise-immune clock distribution networks; statistical simulation; statistical simulation techniques; timing properties; Active noise reduction; Analysis of variance; Circuit noise; Clocks; Decision support systems; MOSFET circuits; Repeaters; Timing; Very large scale integration; Wiring;
Conference_Titel :
Statistical Metrology, 1999. IWSM. 1999 4th International Workshop on
Conference_Location :
Kyoto
Print_ISBN :
0-7803-5154-1
DOI :
10.1109/IWSTM.1999.773185