Title :
Dynamically Swappable Hardware Design in Partially Reconfigurable Systems
Author :
Huang, Chun-Hsian ; Shih, Kai-Jung ; Lin, Chao-Sheng ; Chang, Shih-Shiue ; Hsiung, Pao-Ann
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Chung Cheng Univ., Chiayi
Abstract :
This paper proposed two wrapper designs for arbitrary digital hardware circuit designs such that they can be enhanced with the capability for dynamic swapping controlled by software. A hardware design with either of the proposed wrappers can thus be swapped out of the partially reconfigurable logic at runtime in some intermediate state of computation and then swapped in when required to continue from that state. The context data is saved to a buffer in the wrapper at interruptible states, and then the wrapper takes care of saving the hardware context to communication memory through a peripheral bus, and later restoring the hardware context after the design is swapped in. The overheads of the hardware standardization and the wrapper in terms of additional reconfigurable logic resources and the time for context switching are small and generally acceptable. With the capability for dynamic swapping, high priority hardware tasks can interrupt low priority tasks in real-time embedded systems so that the utilization of hardware space per unit time is increased.
Keywords :
embedded systems; logic design; communication memory; context data; context switching; dynamic swapping; dynamically swappable hardware design; hardware standardization; partially reconfigurable systems; real-time embedded systems; reconfigurable logic resources; wrapper designs; Circuit synthesis; Communication switching; Context; Embedded system; Hardware; Real time systems; Reconfigurable logic; Runtime; Software design; Standardization;
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
DOI :
10.1109/ISCAS.2007.378620