DocumentCode :
2901849
Title :
An efficient two-dimensional pipeline architecture for digital signal processing operation
Author :
Mukherjee, Pradipto
Author_Institution :
Mentor Graphics Corp., Beaverton, OR, USA
fYear :
1990
fDate :
17-21 Sep 1990
Abstract :
An efficient two-dimensional pipelined systolic architecture which can perform convolution operations in 2n+b/2 time units as opposed to O(bn) time needed for the sequential algorithm on a single processor is discussed. A very efficient pipelined multiplier, which enjoys all the merits of a systolic scheme and can be made a part of an ASIC library of medium-scale integration (MSI) cells, is also briefly discussed
Keywords :
application specific integrated circuits; digital signal processing chips; multiplying circuits; pipeline processing; systolic arrays; 2D pipeline architecture; ASIC library; convolution operations; medium-scale integration; pipelined multiplier; systolic architecture; Application specific integrated circuits; Bandwidth; Clocks; Computer architecture; Convolution; Digital signal processing; Libraries; Pipelines; Registers; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC Seminar and Exhibit, 1990. Proceedings., Third Annual IEEE
Conference_Location :
Rochester, NY
Type :
conf
DOI :
10.1109/ASIC.1990.186137
Filename :
186137
Link To Document :
بازگشت