Title :
DFT standards allow optimized tester configuration to reduce cost of test
Author :
LaBuda, Virgil P. ; Youngblood, Ross
Author_Institution :
Motorola Inc., Scottsdale, AZ, USA
Abstract :
High-pin-count testers for silicon employing design-for-testability (DFT) techniques are examined as they relate to facilitating low-cost test of application-specific integrated circuits (ASICs). One test methodology takes advantage of DFT schemes emerging in silicon to provide inexpensive testing. Implementation of DFT as part of this low-cost test approach is presented, along with the resulting DFT versus tester flexibility tradeoffs. An evaluation of this synergy is given by looking at how key issues (e.g. test speed, silicon overhead, etc.) facing both designer and test vendor are handled
Keywords :
application specific integrated circuits; automatic testing; integrated circuit testing; monolithic integrated circuits; standards; DFT; application-specific integrated circuits; cost; design-for-testability; flexibility tradeoffs; optimized tester configuration; silicon overhead; standards; test methodology; test vendor; Application specific integrated circuits; Circuit testing; Cost function; Design for testability; Electronic equipment testing; Integrated circuit testing; Logic testing; Silicon; System testing; Typhoons;
Conference_Titel :
ASIC Seminar and Exhibit, 1990. Proceedings., Third Annual IEEE
Conference_Location :
Rochester, NY
DOI :
10.1109/ASIC.1990.186183