Title :
Tertiary-Tree 12-GHz 32-bit Adder in 65nm Technology
Author :
Agah, Amir ; Fakhraie, S. Mehdi ; Emami-Neyestanak, Azita
Author_Institution :
Sch. of Electr. & Comput. Eng., Tehran Univ.
Abstract :
This paper presents a new 32-bit adder structure with 12 GHz low-power operation in 65nm technology. The fast conditional sparse-tree logic (FCSL) is based on modifying the initial sparse-tree architecture (Mathew et al., 2003) to enhance its speed using tertiary trees and applying a carry-select scheme in some of the more significant bits. This design has been compared with the sparse-tree adder and the low-voltage swing adder in terms of speed and power. It has been shown that speed can be improved using FCSL architecture while keeping the power at a comparable level.
Keywords :
adders; logic design; low-power electronics; 12 GHz; 32 bit; 65 nm; carry-select scheme; fast conditional sparse-tree logic; low-voltage swing adder; sparse-tree adder; sparse-tree architecture; tertiary-tree adder; Adders; Circuit simulation; Clocks; Delay; Frequency; Logic circuits; Merging; Power dissipation; Signal generators; Wiring;
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
DOI :
10.1109/ISCAS.2007.377979