DocumentCode :
2903532
Title :
ATPG for Dynamic Burn-In Test in Full-Scan Circuits
Author :
Benso, Alfredo ; Bosio, Alberto ; Carlo, Stefano Di ; Natale, Giorgio Di ; Prinetto, Paolo
Author_Institution :
Dipt. di Automatica e Informatica Corso Duca, Politecnico di Torino
fYear :
2006
fDate :
20-23 Nov. 2006
Firstpage :
75
Lastpage :
82
Abstract :
Yield and reliability are two key factors affecting costs and profits in the semiconductor industry. Stress testing is a technique based on the application of higher than usual levels of stress to speed up the deterioration of electronic devices and increase yield and reliability. One of the standard industrial approaches for stress testing is high temperature burn-in. This work proposes a full-scan circuit ATPG for dynamic burn-in. The goal of the proposed ATPG approach is to generate test patterns able to force transitions into each node of a full scan circuit to guarantee a uniform distribution of the stress during the dynamic burn-in test
Keywords :
automatic test pattern generation; boundary scan testing; dynamic testing; integrated circuit reliability; integrated circuit yield; stress effects; ATPG; dynamic burn-in test; electronic devices deterioration; full-scan circuits; reliability; semiconductor industry; standard industrial approaches; stress testing; stress uniform distribution; yield; Automatic test pattern generation; Circuit testing; Condition monitoring; Costs; Electronics industry; Pins; Semiconductor device reliability; Stress; Temperature; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2006. ATS '06. 15th Asian
Conference_Location :
Fukuoka
ISSN :
1081-7735
Print_ISBN :
0-7695-2628-4
Type :
conf
DOI :
10.1109/ATS.2006.260996
Filename :
4030744
Link To Document :
بازگشت