DocumentCode :
2903890
Title :
A New Scan Design Technique Based on Pre-Synthesis Thru Functions
Author :
Ooi, Chia Yee ; Fujiwara, Hideo
Author_Institution :
Graduate Sch. of Inf. Sci., Nara Inst. of Sci. & Technol., Kansai Science
fYear :
2006
fDate :
Nov. 2006
Firstpage :
163
Lastpage :
168
Abstract :
VLSI design has moved from bottom-up design approach to top-down design methodology with the aid of advanced computer-aided design (CAD) technology. This paper introduces a new scan design technique as a design-for-test (DFT) method for sequential circuits by exploiting the information of thru functions available at high-level description of the circuit. This DFT method reduces the number of flip-flops to be converted into scan flip-flops because some existing thru functions allow the flip-flops to be controllable from primary inputs or observable at primary outputs or both. Moreover, the DFT method can be applied to both structural RT-level circuits and gate-level circuits. The paper also presents a test generation procedure for the augmented sequential circuits using a combinational ATPG tool. The experimental results show the comparison of our DFT method with conventional scan techniques in terms of hardware overhead, test generation time, fault coverage, fault efficiency and test application time
Keywords :
automatic test pattern generation; boundary scan testing; design for testability; flip-flops; high level synthesis; sequential circuits; DFT method; RT-level circuits; augmented sequential circuits; combinational ATPG tool; design-for-test method; fault coverage; fault efficiency; gate-level circuits; hardware overhead; high-level description; presynthesis thru functions; scan design technique; scan flip-flops; test application time; test generation procedure; test generation time; Automatic test pattern generation; Circuit faults; Circuit testing; Design automation; Design for testability; Design methodology; Flip-flops; Sequential analysis; Sequential circuits; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2006. ATS '06. 15th Asian
Conference_Location :
Fukuoka
ISSN :
1081-7735
Print_ISBN :
0-7695-2628-4
Type :
conf
DOI :
10.1109/ATS.2006.261015
Filename :
4030763
Link To Document :
بازگشت