• DocumentCode
    2904082
  • Title

    Design of Fast Large Fan-In CMOS Multiplexers Accounting for Interconnects

  • Author

    Alioto, Massimo ; Palumbo, Gaetano

  • Author_Institution
    Dipt. di Ingegneria dell´´Informazione, Siena Univ.
  • fYear
    2007
  • fDate
    27-30 May 2007
  • Firstpage
    3255
  • Lastpage
    3258
  • Abstract
    In this paper, the design of high-fan-in CMOS multiplexers based on the heterogeneous-tree approach is discussed. In particular, a strategy to minimize the delay of multiplexers is developed that accounts for the interconnect parasitics from the beginning; thereby extending the previous results introduced in M. Lim (2000) which did not consider the effect of interconnects. The design criteria derived are very simple, and are shown to be strongly affected by interconnects, as one expects in current deep-submicron (DSM) VLSI circuits. It is also shown that neglecting parasitics in the multiplexer optimization can lead to speed degradation as high as 80%. The results are validated through post-layout simulations on a 90-nm CMOS process.
  • Keywords
    CMOS integrated circuits; integrated circuit interconnections; integrated circuit layout; multiplexing equipment; optimisation; trees (electrical); 90 nm; CMOS process; heterogeneous-tree approach; high-fan-in CMOS multiplexers; interconnect parasitics; multiplexer optimization; CMOS technology; Circuit simulation; Circuit topology; Degradation; Delay effects; Integrated circuit interconnections; Multiplexing; Performance analysis; Switches; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
  • Conference_Location
    New Orleans, LA
  • Print_ISBN
    1-4244-0920-9
  • Electronic_ISBN
    1-4244-0921-7
  • Type

    conf

  • DOI
    10.1109/ISCAS.2007.378166
  • Filename
    4253373