DocumentCode :
2904430
Title :
Diagnosis of Transistor Shorts in Logic Test Environment
Author :
Higami, Yoshinobu ; Saluja, Kewal K. ; Takahashi, Hiroshi ; Kobayashi, Sin-ya ; Takamatsu, Yuzo
Author_Institution :
Graduate Sch. of Sci. & Eng., Ehime Univ., Matsuyama
fYear :
2006
fDate :
20-23 Nov. 2006
Firstpage :
354
Lastpage :
359
Abstract :
For deep-sub micron technology based LSIs, conventional stuck-at fault model is no longer sufficient for fault test and diagnosis. This paper presents a method of fault diagnosis for transistor shorts in combinational and full-scan circuits under logic test environment. Description of a short requires a very large number of physical parameters, and hence it is difficult, if not impossible, to describe precisely the behavior of transistor shorts. Therefore, two types of transistor short models were defined and algorithms to address the diagnostic problem were developed. The novelty of the algorithms is that they use conventional stuck-at fault simulation methodologies to diagnose transistor level shorts. Experiments were conducted on benchmark circuits to demonstrate the effectiveness of the method
Keywords :
combinational circuits; fault simulation; large scale integration; logic testing; transistor circuits; LSI; combinational circuits; deep-sub micron technology; fault diagnosis; full-scan circuits; logic test environment; stuck-at fault simulation; transistor shorts; Benchmark testing; Capacitance; Circuit faults; Circuit simulation; Circuit testing; Fault diagnosis; Leakage current; Logic testing; Manufacturing processes; Process design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2006. ATS '06. 15th Asian
Conference_Location :
Fukuoka
ISSN :
1081-7735
Print_ISBN :
0-7695-2628-4
Type :
conf
DOI :
10.1109/ATS.2006.260955
Filename :
4030791
Link To Document :
بازگشت