DocumentCode :
2904530
Title :
Fail-safety in core-based system design
Author :
Baranowski, Rafal ; Wunderlich, Hans-Joachim
Author_Institution :
Inst. of Comput. Archit. & Comput. Eng., Univ. of Stuttgart, Stuttgart, Germany
fYear :
2011
fDate :
13-15 July 2011
Firstpage :
276
Lastpage :
281
Abstract :
As scaling of nanoelectronics may deteriorate dependability, fail-safe design techniques gain attention. We apply the concept of fail-safety to IP core-based system design, making the first step towards dependability-aware reuse methodologies. We introduce a methodology for dependability characterization, which uses informal techniques to identify hazards and employs formal methods to check if the hazards occur. The proposed hazard metrics provide qualitative and quantitative insight into possible core misbehavior. Experimental results on two IP cores show that the approach enables early comparative dependability studies.
Keywords :
IP networks; nanoelectronics; safety; IP core-based system design; fail-safety; nanoelectronic scaling; Bridges; Circuit faults; Hazards; Integrated circuit modeling; Logic gates; Measurement; IP reuse methodology; core-based design; fail-safe design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium (IOLTS), 2011 IEEE 17th International
Conference_Location :
Athens
Print_ISBN :
978-1-4577-1053-7
Type :
conf
DOI :
10.1109/IOLTS.2011.5994542
Filename :
5994542
Link To Document :
بازگشت