Title :
Diagnosing At-Speed Scan BIST Circuits Using a Low Speed and Low Memory Tester
Author :
Nakamura, Yoshiyuki ; Clouqueur, Thomas ; Saluja, Kewal K. ; Fujiwara, Hideo
Author_Institution :
Graduate Sch. of Inf. Sci., Nara Inst. of Sci. & Technol., Kansai Science City
Abstract :
Numerous solutions have been proposed to reduce test data volume and test application time during manufacturing testing of digital devices. However, time to market challenge also requires a very efficient debug phase. Error identification in the test responses can become impractically slow in the debug phase due to large debug data, slow tester speed and limited memory of the tester. In this paper, the authors investigate how a relatively slow and limited memory tester can observe the at-speed behavior of fast circuits. Our method can identify all errors in at-speed scan BIST environment without any aliasing and negligible extra hardware while taking into account the relatively slower speed of the tester and the re-load time of the expected data to the tester memory due to limited tester memory. Experimental results show that the test application time by our method can be reduced by a factor of 10 with very little hardware overhead to achieve such advantage
Keywords :
built-in self test; integrated circuit testing; at-speed scan BIST circuits; debug phase; error identification; hardware overhead; low memory tester; low speed tester; test responses; Built-in self-test; Circuit faults; Circuit testing; Cities and towns; Electronic equipment testing; Fault diagnosis; Frequency; Hardware; Information science; Registers;
Conference_Titel :
Test Symposium, 2006. ATS '06. 15th Asian
Conference_Location :
Fukuoka
Print_ISBN :
0-7695-2628-4
DOI :
10.1109/ATS.2006.260963