DocumentCode :
2904877
Title :
Architecture and implementation of an embedded reconfigurable logic core in CMOS 0.13 μm
Author :
Leijten-Nowak, Katarzyna ; Katoch, Atul
Author_Institution :
Dept. of Electr. Eng., Eindhoven Univ. of Technol., Netherlands
fYear :
2002
fDate :
25-28 Sept. 2002
Firstpage :
3
Lastpage :
7
Abstract :
Reconfigurable logic is gaining importance in the context of embedded systems. But cost-efficient architectures implementable in standard CMOS technology, and mature design and mapping tools for them are still missing. This paper presents a novel architecture of an embedded reconfigurable logic (RL) core optimised for DSP applications. Tuning towards the application domain allowed one to reduce the logic cell implementation cost and the logic cell routing resources by 23% and 28%, respectively, compared to a commercial FPGA device with equivalent functionality. A tile-based approach which enabled the implementation of the RL core at a reduced design effort is also described. Finally, some VLSI implementation details of the core and the test chip realised in a standard 0.13 μm CMOS process technology are discussed.
Keywords :
CMOS digital integrated circuits; VLSI; cellular arrays; digital signal processing chips; network routing; 0.13 micron; CMOS; DSP applications; VLSI; embedded reconfigurable logic core; logic cell implementation cost; logic cell routing resources; tile-based approach; CMOS logic circuits; CMOS technology; Cost function; Digital signal processing; Embedded system; Field programmable gate arrays; Logic devices; Reconfigurable logic; Routing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC/SOC Conference, 2002. 15th Annual IEEE International
Print_ISBN :
0-7803-7494-0
Type :
conf
DOI :
10.1109/ASIC.2002.1158021
Filename :
1158021
Link To Document :
بازگشت